

### ⊢reescale Semiconductor **Engineering Bulletin**

Document Number: EB782 Rev 2, 01/2015

# Kinetis 100 MHz (non-FPU) Mask **Sets and Revision Numbers**

by: Carlos Chavez **Automotive and Industrial Solutions Group** 

### Introduction 1

This engineering bulletin contains the device revision numbers (REVID) along with their corresponding Mask Set numbers and JTAG ID codes for all existing revisions of Freescale's Kinetis 100 MHz 32-bit MCUs. Device revisions can be referred to by either the revision number or the silicon mask set identifier. Both of these are provided in this document for easy reference.

| 1 | Introduction                        | 1 |
|---|-------------------------------------|---|
| 2 | Device revision numbers             | 1 |
| 3 | JTAG device identification register | 2 |
| 4 | Revision history                    | 2 |

**Contents** 

### **Device revision numbers** 2

The following table shows the mask set number along with corresponding device revision number found in the System Device Identification Register (SIM\_SDID[REVID]), Part Identification Number (PRN) from the JTAG ID Register, as well as the external revision number associated with each silicon mask set. The silicon mask set is marked on the top of each chip package below the part number.





JIAG device identification register

Table 1. Device revision numbers

| Mask Set      | REVID | PRN  | Revision Number |
|---------------|-------|------|-----------------|
| 0M33Z         | 0000  | 0000 | 1.0             |
| 0N30D         | 0001  | 0001 | 1.1             |
| 1N30D / 2N30D | 0010  | 0010 | 1.2             |
| 4N30D         | 0011  | 0011 | 1.4             |
| 8N30D         | 0111  | 0111 | 1.8             |
| 2N22D         | 1010  | 1010 | 2.2             |
| 4N22D         | 1100  | 1100 | 2.4             |
| 5N22D         | 1101  | 1101 | 2.5             |

## 3 JTAG device identification register

The Kinetis family of devices have two JTAG TAPs. One is the ARM® Cortex-M4<sup>TM</sup> JTAG TAP and the second is the SoC JTAG TAP.

The ARM® Cortex-M4<sup>TM</sup> JTAG TAP, which is accessed first by default with IDCODE (1110), reads back as 0x4BA0\_0477. For further details, please refer to the ARM website at http://www.arm.com.

The SOC JTAG TAP, accessible via SOC\_IDCODE (0000), allows the part revision number, design center, part identification number, and manufacturer identity code to be determined through the TAP. The part revision number (PRN), which is a copy of the SIM\_SDID[REVID], may change for a mask revision and the part identification number (PIN) will vary depending on the Kinetis family identification SIM\_SDID[FAMID] and pin count identifications SIM\_SDID[PINID] fields. Further details can be found in the Kinetis device specific Reference Manual in the JTAG Chapter.

## 4 Revision history

The table given in this section provides details regarding the current and previous versions of this document and the major changes incorporated in each of these versions.

Table 2. Revision history

| Rev No. | Substantive change(s)                                            |  |
|---------|------------------------------------------------------------------|--|
| 0       | Initial release                                                  |  |
| 1       | Added rows for 8N30D and 4N22D to Device Revision Numbers table. |  |
| 2       | Added row for 5N22D to Device Revision Numbers table.            |  |



How to Reach Us:

Home Page:

freescale.com

Web Support:

freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein.

Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: www.freescale.com/salestermsandconditions.

Freescale, the Freescale logo, and Kinetis are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. ARM and ARM Cortex-M4 are registered trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved.

© 2012-2015 Freescale Semiconductor, Inc.

